[Top][All Lists]
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[Commit-gnuradio] r10524 - gnuradio/trunk/usrp2/fpga/control_lib
From: |
matt |
Subject: |
[Commit-gnuradio] r10524 - gnuradio/trunk/usrp2/fpga/control_lib |
Date: |
Wed, 25 Feb 2009 21:44:02 -0700 (MST) |
Author: matt
Date: 2009-02-25 21:44:02 -0700 (Wed, 25 Feb 2009)
New Revision: 10524
Modified:
gnuradio/trunk/usrp2/fpga/control_lib/buffer_int.v
Log:
timing fix. The line address in the buffers still updates now even if there is
an error. Doesn't matter, since the error means the buffer is useless anyway.
This makes meeting timing much easier since the address update does not depend
on the error signal which comes late.
Modified: gnuradio/trunk/usrp2/fpga/control_lib/buffer_int.v
===================================================================
--- gnuradio/trunk/usrp2/fpga/control_lib/buffer_int.v 2009-02-26 04:42:33 UTC
(rev 10523)
+++ gnuradio/trunk/usrp2/fpga/control_lib/buffer_int.v 2009-02-26 04:44:02 UTC
(rev 10524)
@@ -131,6 +131,8 @@
WRITING :
begin
+ if(wr_write_i)
+ addr_o <= addr_o + 1; // This was the timing problem, so now
it doesn't depend on wr_error_i
if(wr_error_i)
begin
state <= ERROR;
@@ -141,7 +143,6 @@
if(wr_write_i)
begin
wr_ready_o <= 0;
- addr_o <= addr_o + 1;
if(addr_o == (lastline-1))
wr_full_o <= 1;
if(addr_o == lastline)
@@ -176,6 +177,65 @@
assign idle = (state == IDLE);
endmodule // buffer_int
+
+
+// These are 2 other ways for doing the WRITING state, both work. First one
is faster, but confusing
+/*
+ begin
+ // Gen 4 values -- state, wr_ready_o, addr_o, wr_full_o
+ if(~wr_error_i & wr_write_i & (addr_o == (lastline-1)))
+ wr_full_o <= 1;
+ if(wr_error_i | wr_write_i | wr_done_i)
+ wr_ready_o <= 0;
+ if(wr_error_i)
+ state <= ERROR;
+ else if(wr_done_i | (wr_write_i & (addr_o == lastline)))
+ state <= DONE;
+ // This one was the timing problem... now we increment addr_o
even if there is an error
+ if(wr_write_i)
+ addr_o <= addr_o + 1;
+ end // case: WRITING
+*/
+
+/* begin
+ if(wr_error_i)
+ begin
+ state <= ERROR;
+ wr_ready_o <= 0;
+ end
+ else
+ begin
+ if(wr_write_i)
+ begin
+ wr_ready_o <= 0;
+ addr_o <= addr_o + 1;
+ if(addr_o == (lastline-1))
+ wr_full_o <= 1;
+ if(addr_o == lastline)
+ state <= DONE;
+ end
+ if(wr_done_i)
+ begin
+ state <= DONE;
+ wr_ready_o <= 0;
+ end
+ end // else: !if(wr_error_i)
+ end // case: WRITING
+*/
+
+
+
+
+
+
+
+
+
+
+
+
+
+
// Unused old code
//assign rd_empty_o = (state != READING); // && (state != PRE_READ);
//assign rd_empty_o = rd_empty_reg; // timing fix?
[Prev in Thread] |
Current Thread |
[Next in Thread] |
- [Commit-gnuradio] r10524 - gnuradio/trunk/usrp2/fpga/control_lib,
matt <=