[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[PATCH ats_vtd v2 04/25] intel_iommu: set accessed and dirty bits during
From: |
CLEMENT MATHIEU--DRIF |
Subject: |
[PATCH ats_vtd v2 04/25] intel_iommu: set accessed and dirty bits during first stage translation |
Date: |
Wed, 15 May 2024 07:14:15 +0000 |
Signed-off-by: Clément Mathieu--Drif <clement.mathieu--drif@eviden.com>
---
hw/i386/intel_iommu.c | 25 +++++++++++++++++++++++++
hw/i386/intel_iommu_internal.h | 3 +++
2 files changed, 28 insertions(+)
diff --git a/hw/i386/intel_iommu.c b/hw/i386/intel_iommu.c
index 0ecf00f37a..252364893b 100644
--- a/hw/i386/intel_iommu.c
+++ b/hw/i386/intel_iommu.c
@@ -1913,6 +1913,7 @@ static const bool vtd_qualified_faults[] = {
[VTD_FR_PASID_TABLE_ENTRY_INV] = true,
[VTD_FR_SM_INTERRUPT_ADDR] = true,
[VTD_FR_FS_NON_CANONICAL] = true,
+ [VTD_FR_FS_BIT_UPDATE_FAILED] = true,
[VTD_FR_MAX] = false,
};
@@ -2038,6 +2039,20 @@ static bool vtd_iova_fl_check_canonical(IntelIOMMUState
*s, uint64_t iova,
);
}
+static MemTxResult vtd_set_flag_in_pte(dma_addr_t base_addr, uint32_t index,
+ uint64_t pte, uint64_t flag)
+{
+ if (pte & flag) {
+ return MEMTX_OK;
+ }
+ pte |= flag;
+ pte = cpu_to_le64(pte);
+ return dma_memory_write(&address_space_memory,
+ base_addr + index * sizeof(pte),
+ &pte, sizeof(pte),
+ MEMTXATTRS_UNSPECIFIED);
+}
+
/*
* Given the @iova, get relevant @flptep. @flpte_level will be the last level
* of the translation, can be used for deciding the size of large page.
@@ -2083,7 +2098,17 @@ static int vtd_iova_to_flpte(IntelIOMMUState *s,
VTDContextEntry *ce,
return -VTD_FR_WRITE;
}
+ if (vtd_set_flag_in_pte(addr, offset, flpte, VTD_FL_PTE_A)
+ != MEMTX_OK) {
+ return -VTD_FR_FS_BIT_UPDATE_FAILED;
+ }
+
if (vtd_is_last_flpte(flpte, level)) {
+ if (is_write &&
+ (vtd_set_flag_in_pte(addr, offset, flpte, VTD_FL_PTE_D) !=
+ MEMTX_OK))
{
+ return -VTD_FR_FS_BIT_UPDATE_FAILED;
+ }
*flptep = flpte;
*flpte_level = level;
return 0;
diff --git a/hw/i386/intel_iommu_internal.h b/hw/i386/intel_iommu_internal.h
index e9448291a4..14879d3a58 100644
--- a/hw/i386/intel_iommu_internal.h
+++ b/hw/i386/intel_iommu_internal.h
@@ -328,6 +328,7 @@ typedef enum VTDFaultReason {
/* Output address in the interrupt address range for scalable mode */
VTD_FR_SM_INTERRUPT_ADDR = 0x87,
+ VTD_FR_FS_BIT_UPDATE_FAILED = 0x91, /* SFS.10 */
VTD_FR_MAX, /* Guard */
} VTDFaultReason;
@@ -649,6 +650,8 @@ typedef struct VTDPIOTLBInvInfo {
/* First Level Paging Structure */
#define VTD_FL_PT_LEVEL 1
#define VTD_FL_PT_ENTRY_NR 512
+#define VTD_FL_PTE_A 0x20
+#define VTD_FL_PTE_D 0x40
/* Masks for First Level Paging Entry */
#define VTD_FL_RW_MASK (1ULL << 1)
--
2.44.0
- [PATCH ats_vtd v2 00/25] ATS support for VT-d, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 07/25] intel_iommu: do not consider wait_desc as an invalid descriptor, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 01/25] intel_iommu: fix FRCD construction macro., CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 02/25] intel_iommu: make types match, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 09/25] pcie: add helper to declare PASID capability for a pcie device, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 15/25] pci: add IOMMU operations to get address spaces and memory regions with PASID, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 03/25] intel_iommu: check if the input address is canonical, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 04/25] intel_iommu: set accessed and dirty bits during first stage translation,
CLEMENT MATHIEU--DRIF <=
- [PATCH ats_vtd v2 08/25] memory: add permissions in IOMMUAccessFlags, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 05/25] intel_iommu: return page walk level even when the translation fails, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 12/25] intel_iommu: add an internal API to find an address space with PASID, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 10/25] pcie: helper functions to check if PASID and ATS are enabled, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 06/25] intel_iommu: extract device IOTLB invalidation logic, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 14/25] pci: cache the bus mastering status in the device, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 11/25] intel_iommu: declare supported PASID size, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 13/25] intel_iommu: add support for PASID-based device IOTLB invalidation, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 17/25] intel_iommu: implement the get_address_space_pasid iommu operation, CLEMENT MATHIEU--DRIF, 2024/05/15
- [PATCH ats_vtd v2 18/25] intel_iommu: implement the get_memory_region_pasid iommu operation, CLEMENT MATHIEU--DRIF, 2024/05/15